A Relative-Prime Rotation Based Fully On-Chip Background Skew Calibration for Time-Interleaved ADCs

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 33
  • Download : 0
DC FieldValueLanguage
dc.contributor.authorChang, Dong Jinko
dc.contributor.authorRyu, Seung-Takko
dc.date.accessioned2022-11-15T05:01:54Z-
dc.date.available2022-11-15T05:01:54Z-
dc.date.created2022-09-27-
dc.date.issued2022-06-
dc.identifier.citation2022 IEEE Symposium on VLSI Technology and Circuits, VLSI Technology and Circuits 2022, pp.174 - 175-
dc.identifier.issn0743-1562-
dc.identifier.urihttp://hdl.handle.net/10203/299624-
dc.description.abstractAn on-chip background skew calibration technique for time-interleaved (TI) ADCs with relative-prime rotation (RPR) based autocorrelation computation is presented, with which more flexible choice of number of channels and no residual skew accumulation are realized. An 8 × TI 10b 1.4GS/s prototype ADC with fully on-chip calibration achieves an SNDR of 48.2dB at over Nyquist input and a FoM of 33 fJ/c-s in 28-nm FDSOI. The on-chip calibration circuitry takes only 24% of the ADC-core power consumption.-
dc.languageEnglish-
dc.publisherInstitute of Electrical and Electronics Engineers Inc.-
dc.titleA Relative-Prime Rotation Based Fully On-Chip Background Skew Calibration for Time-Interleaved ADCs-
dc.typeConference-
dc.identifier.scopusid2-s2.0-85135221453-
dc.type.rimsCONF-
dc.citation.beginningpage174-
dc.citation.endingpage175-
dc.citation.publicationname2022 IEEE Symposium on VLSI Technology and Circuits, VLSI Technology and Circuits 2022-
dc.identifier.conferencecountryUS-
dc.identifier.conferencelocationHonolulu-
dc.identifier.doi10.1109/VLSITechnologyandCir46769.2022.9830416-
dc.contributor.localauthorRyu, Seung-Tak-
Appears in Collection
EE-Conference Papers(학술회의논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0