SOT-MRAM Digital PIM Architecture With Extended Parallelism in Matrix Multiplication

Cited 10 time in webofscience Cited 0 time in scopus
  • Hit : 535
  • Download : 0
DC FieldValueLanguage
dc.contributor.authorKim, Taehwanko
dc.contributor.authorJang, Yunhoko
dc.contributor.authorKang, Min-Guko
dc.contributor.authorPark, Byong-Gukko
dc.contributor.authorLee, Kyung-Jinko
dc.contributor.authorPark, Jongsunko
dc.date.accessioned2022-10-25T09:01:09Z-
dc.date.available2022-10-25T09:01:09Z-
dc.date.created2022-10-25-
dc.date.created2022-10-25-
dc.date.created2022-10-25-
dc.date.issued2022-11-
dc.identifier.citationIEEE TRANSACTIONS ON COMPUTERS, v.71, no.11, pp.2816 - 2828-
dc.identifier.issn0018-9340-
dc.identifier.urihttp://hdl.handle.net/10203/299100-
dc.description.abstractEmerging device-based digital processing-in-memory (PIM) architectures have been actively studied due to their energy and area efficiency derived from analog to digital converter (ADC)-less PIM hardware. However, digital PIM architectures generally need large extra memories to copy parameters, and they also suffer from low computation per memory-cycle efficiencies. In this paper, we present a novel spin-orbit torque magnetic random access memory (SOT-MRAM) based digital PIM architecture to alleviate the extra memory size burden and computation cycle issues. First, we propose the spintronics-assisted logic-in-memory (SLIM) cells to support efficient digital logic operations inside memories, where the voltage-controlled magnetic anisotropy (VCMA) is exploited to enhance the computation per memory-cycle efficiencies. In addition, crossed input source PIM (CRISP) architecture is proposed to extend the merits of SLIM cells by eliminating the extra memories for parameter copying while significantly improving the degree of parallel processing. An intra-memory pipelining scheme is also considered to further increase the throughput of CRISP. The proposed CRISP architecture has been implemented using 28 nm CMOS process, and it presents 1.10 TOPS/W and 0.95 TOPS/mm(2), showing considerable improvements of energy efficiency and throughput per area, compared to the state-of-the-art digital PIM architecture. Finally, to evaluate the impact of computation errors induced from the SOT devices and circuits in CRISP architecture, classification accuracy simulations have been performed while applying computation errors.-
dc.languageEnglish-
dc.publisherIEEE COMPUTER SOC-
dc.titleSOT-MRAM Digital PIM Architecture With Extended Parallelism in Matrix Multiplication-
dc.typeArticle-
dc.identifier.wosid000866519900011-
dc.identifier.scopusid2-s2.0-85126335772-
dc.type.rimsART-
dc.citation.volume71-
dc.citation.issue11-
dc.citation.beginningpage2816-
dc.citation.endingpage2828-
dc.citation.publicationnameIEEE TRANSACTIONS ON COMPUTERS-
dc.identifier.doi10.1109/TC.2022.3155277-
dc.contributor.localauthorPark, Byong-Guk-
dc.contributor.localauthorLee, Kyung-Jin-
dc.contributor.nonIdAuthorKim, Taehwan-
dc.contributor.nonIdAuthorJang, Yunho-
dc.contributor.nonIdAuthorPark, Jongsun-
dc.description.isOpenAccessN-
dc.type.journalArticleArticle-
dc.subject.keywordAuthorMemory management-
dc.subject.keywordAuthorMagnetic tunneling-
dc.subject.keywordAuthorLogic gates-
dc.subject.keywordAuthorThroughput-
dc.subject.keywordAuthorPerformance evaluation-
dc.subject.keywordAuthorHardware-
dc.subject.keywordAuthorSwitches-
dc.subject.keywordAuthorIn-memory computing-
dc.subject.keywordAuthordigital processing in-memory-
dc.subject.keywordAuthorCNN Accelerator-
dc.subject.keywordAuthorspintronics-
dc.subject.keywordAuthorVCMA effect-
dc.subject.keywordPlusSPIN-TRANSFER-TORQUE-
dc.subject.keywordPlusSTT-
Appears in Collection
MS-Journal Papers(저널논문)PH-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 10 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0