Hello bytes, bye blocks: Pcie storage meets compute express link for memory expansion (cxl-ssd)

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 198
  • Download : 0
Compute express link (CXL) is the first open multi-protocol method to support cache coherent interconnect for different processors, accelerators, and memory device types. Even though CXL manages data coherency mainly between CPU memory spaces and memory on attached devices, we argue that it can also be useful to reform existing block storage as cost-efficient, large-scale working memory. Specifically, this paper examines three different sub-protocols of CXL from a memory expander viewpoint. It then suggests which device type can be the best option for PCIe storage to bridge its block semantics to memory-compatible, byte semantics. We then discuss how to integrate a storage-integrated memory expander into an existing system and speculate how much effect it does have on the system performance. Lastly, we visit various CXL network topologies and explore a new opportunity to efficiently manage the storage-integrated, CXL-based memory expansion.
Publisher
Association for Computing Machinery, Inc
Issue Date
2022-06-27
Language
English
Citation

14th ACM Workshop on Hot Topics in Storage and File Systems, HotStorage 2022, pp.45 - 51

DOI
10.1145/3538643.3539745
URI
http://hdl.handle.net/10203/298291
Appears in Collection
EE-Conference Papers(학술회의논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0