Bandwidth bottleneck in network-on-chip for high-throughput processors

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 103
  • Download : 0
A critical component of high-throughput processors such as GPGPUs is the network-on-chip (NoC) that interconnects the cores andthe memory partitions together. Different NoC architectures forthroughput processors have been proposed but they have oftenbeen based on similar principles as multicore (or CPU) NoC, including emphasis on bisection bandwidth and the traffic pattern. In thiswork, we identify how such prior approaches are not necessarilyapplicable to NoC in throughput processors. We identify how different bandwidth bottlenecks can be created in high-throughputprocessors and argue NoC design for throughput processors needto be re-evaluated.
Publisher
Institute of Electrical and Electronics Engineers Inc.
Issue Date
2020-10-05
Language
English
Citation

2020 ACM International Conference on Parallel Architectures and Compilation Techniques, PACT 2020, pp.157 - 158

ISSN
1089-795X
DOI
10.1145/3410463.3414673
URI
http://hdl.handle.net/10203/289869
Appears in Collection
EE-Conference Papers(학술회의논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0