DC Field | Value | Language |
---|---|---|
dc.contributor.author | Yang, Isaak | ko |
dc.contributor.author | Cho, Kwang-Hyun | ko |
dc.date.accessioned | 2021-03-30T01:50:07Z | - |
dc.date.available | 2021-03-30T01:50:07Z | - |
dc.date.created | 2021-03-30 | - |
dc.date.created | 2021-03-30 | - |
dc.date.issued | 2021-03 | - |
dc.identifier.citation | IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, v.29, no.3, pp.512 - 518 | - |
dc.identifier.issn | 1063-8210 | - |
dc.identifier.uri | http://hdl.handle.net/10203/282186 | - |
dc.description.abstract | Timing error is now getting increased attention due to the high rate of error-occurrence on semiconductors. Even slight external disturbance can threaten the timing margin between successive clocks since the latest semiconductor operates with high frequency and small supply voltage. To deal with a timing error, many techniques have been introduced. Nevertheless, existing methods that mitigate a timing error mostly have time-delaying mechanisms and too complex operation, resulting in a timing problem on clock-based systems and hardware overhead. In this article, we propose a novel timing-error-tolerant method that can correct a timing error instantly through a simple mechanism. By modifying a clock in a flip-flop, the proposed system can recover a timing error without the loss of time in the clock-based system. Furthermore, due to the compact mechanism, the proposed system has low hardware overhead in comparison with existing timing-error-tolerant systems that can recover the error instantly. To verify our method, the proposed circuit was extensively simulated by addressing PVT variations. Moreover, it was implemented in several benchmark designs, including a microprocessor. | - |
dc.language | English | - |
dc.publisher | IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC | - |
dc.title | A Low-Power Timing-Error-Tolerant Circuit by Controlling a Clock | - |
dc.type | Article | - |
dc.identifier.wosid | 000622096700006 | - |
dc.identifier.scopusid | 2-s2.0-85099578092 | - |
dc.type.rims | ART | - |
dc.citation.volume | 29 | - |
dc.citation.issue | 3 | - |
dc.citation.beginningpage | 512 | - |
dc.citation.endingpage | 518 | - |
dc.citation.publicationname | IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS | - |
dc.identifier.doi | 10.1109/TVLSI.2020.3046099 | - |
dc.contributor.localauthor | Cho, Kwang-Hyun | - |
dc.description.isOpenAccess | N | - |
dc.type.journalArticle | Article | - |
dc.subject.keywordAuthor | Timing | - |
dc.subject.keywordAuthor | Clocks | - |
dc.subject.keywordAuthor | Hardware | - |
dc.subject.keywordAuthor | Detectors | - |
dc.subject.keywordAuthor | Delays | - |
dc.subject.keywordAuthor | Transistors | - |
dc.subject.keywordAuthor | Generators | - |
dc.subject.keywordAuthor | Error detection and correction | - |
dc.subject.keywordAuthor | fault-tolerant systems | - |
dc.subject.keywordAuthor | soft error | - |
dc.subject.keywordAuthor | timing-error-tolerant system | - |
dc.subject.keywordAuthor | timing error | - |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.