High Throughput and Low Cost Memory Architecture for Full Search Integer Motion Estimation in HEVC

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 11
  • Download : 0
The two-dimensional matrix array Integer Motion Estimation (IME) architecture using Full Search Motion Estimation (FSME) algorithm for High Efficiency Video Coding (HEVC) is presented in this paper. This architecture can operate for 4K resolution video at 30 fps with latency as low as 1219 clock cycles, allowing the design working in real-time. The memory required also kept as low as 12.5kB. The proposed architecture can reach maximum frequency of 148.6 MHz using 40 nm or 195.4 MHz in 28nm Virtex-6 FPGA using Xilinx ISE version 13.1.
Publisher
IEEE
Issue Date
2018-10
Language
English
Citation

International Conference on Advanced Technologies for Communications (ATC), pp.174 - 178

ISSN
2162-1020
DOI
10.1109/ATC.2018.8587488
URI
http://hdl.handle.net/10203/274948
Appears in Collection
RIMS Conference Papers
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0