An extemal-capacitor-less low-dropout regulator with less than -36dB PSRR at all frequencies from 10kHz to 1GHz using an adaptive supply-ripple cancellation technique to the body-gate

Cited 0 time in webofscience Cited 21 time in scopus
  • Hit : 197
  • Download : 0
An external capacitor-less low-dropout regulator (LDO) that provides high power-supply rejection ratio (PSRR) at all low-to-high frequencies was presented. The LDO was designed to have the dominant pole, ω D , at the gate of the passtransistor, V G , to secure stability without an external capacitor, even when the load current was large. Using the proposed adaptive supply-ripple cancellation (ASRC) technique, where the ripples copied from the supply are injected adaptively to the body-gate, the PSRR-hump of conventional LDOs with ω D at V G can be suppressed significantly. Since the ASRC continues to adjust the magnitude of the injecting ripples, the LDO of this work is able to maintain high PSRRs, irrespective of the amount of the load current, I L , or the dropout voltage, VDO. The proposed LDO was fabricated in a 65-nm CMOS process, and it had an input voltage of 1.2V. When having a 240-pF load capacitor, the measured PSRRs were less than -36dB at all frequencies from 10kHz to 1GHz, despite changes in I L and VDO. The active area was 0.087mm2 including the 240-pF load capacitor, and the total power consumption was 360μW.
Publisher
Institute of Electrical and Electronics Engineers Inc.
Issue Date
2017-05-01
Language
English
Citation

38th Annual Custom Integrated Circuits Conference, CICC 2017

DOI
10.1109/CICC.2017.7993669
URI
http://hdl.handle.net/10203/269621
Appears in Collection
RIMS Conference Papers
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0