DC Field | Value | Language |
---|---|---|
dc.contributor.author | Park, Jungwoo | ko |
dc.contributor.author | Lee, Myoungjun | ko |
dc.contributor.author | Kim, Soontae | ko |
dc.contributor.author | Ju, Minho | ko |
dc.contributor.author | Hong, Jeongkyu | ko |
dc.date.accessioned | 2019-12-13T08:21:34Z | - |
dc.date.available | 2019-12-13T08:21:34Z | - |
dc.date.created | 2019-12-02 | - |
dc.date.created | 2019-12-02 | - |
dc.date.issued | 2019-08 | - |
dc.identifier.citation | ACM TRANSACTIONS ON ARCHITECTURE AND CODE OPTIMIZATION, v.16, no.3 | - |
dc.identifier.issn | 1544-3566 | - |
dc.identifier.uri | http://hdl.handle.net/10203/269067 | - |
dc.description.abstract | Mobile devices have become the most important devices in our life. However, they are limited in battery capacity. Therefore, low-power computing is crucial for their long lifetime. A spin-transfer torque RAM (STT-RAM) has become emerging memory technology because of its low leakage power consumption. We herein propose MH cache, a multi-retention STT-RAM-based cache management scheme for last-level caches (LLC) to reduce their power consumption for mobile hardware rendering systems. We analyzed the memory access patterns of processes and observed how rendering methods affect process behaviors. We propose a cache management scheme that measures write-intensity of each process dynamically and exploits it to manage a power-efficient multi-retention STT-RAM-based cache. Our proposed scheme uses variable threshold for a process' write-intensity to determine cache line placement. We explain how to deal with the following issue to implement our proposed scheme. Our experimental results show that our techniques significantly reduce the LLC power consumption by 32% and 32.2% in single- and quad-core systems, respectively, compared to a full STT-RAM LLC. | - |
dc.language | English | - |
dc.publisher | ASSOC COMPUTING MACHINERY | - |
dc.title | MH Cache: A Multi-retention STT-RAM-based Low-power Last-level Cache for Mobile Hardware Rendering Systems | - |
dc.type | Article | - |
dc.identifier.wosid | 000496745900007 | - |
dc.identifier.scopusid | 2-s2.0-85069532626 | - |
dc.type.rims | ART | - |
dc.citation.volume | 16 | - |
dc.citation.issue | 3 | - |
dc.citation.publicationname | ACM TRANSACTIONS ON ARCHITECTURE AND CODE OPTIMIZATION | - |
dc.identifier.doi | 10.1145/3328520 | - |
dc.contributor.localauthor | Kim, Soontae | - |
dc.contributor.nonIdAuthor | Ju, Minho | - |
dc.contributor.nonIdAuthor | Hong, Jeongkyu | - |
dc.description.isOpenAccess | Y | - |
dc.type.journalArticle | Article | - |
dc.subject.keywordAuthor | Memory access pattern analysis | - |
dc.subject.keywordAuthor | full system experiment | - |
dc.subject.keywordAuthor | hardware rendering simulation | - |
dc.subject.keywordPlus | PHASE-CHANGE MEMORY | - |
dc.subject.keywordPlus | FUTURE | - |
dc.subject.keywordPlus | DESIGN | - |
dc.subject.keywordPlus | MRAM | - |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.