MH Cache: A Multi-retention STT-RAM-based Low-power Last-level Cache for Mobile Hardware Rendering Systems

Cited 3 time in webofscience Cited 5 time in scopus
  • Hit : 443
  • Download : 234
DC FieldValueLanguage
dc.contributor.authorPark, Jungwooko
dc.contributor.authorLee, Myoungjunko
dc.contributor.authorKim, Soontaeko
dc.contributor.authorJu, Minhoko
dc.contributor.authorHong, Jeongkyuko
dc.date.accessioned2019-12-13T08:21:34Z-
dc.date.available2019-12-13T08:21:34Z-
dc.date.created2019-12-02-
dc.date.created2019-12-02-
dc.date.issued2019-08-
dc.identifier.citationACM TRANSACTIONS ON ARCHITECTURE AND CODE OPTIMIZATION, v.16, no.3-
dc.identifier.issn1544-3566-
dc.identifier.urihttp://hdl.handle.net/10203/269067-
dc.description.abstractMobile devices have become the most important devices in our life. However, they are limited in battery capacity. Therefore, low-power computing is crucial for their long lifetime. A spin-transfer torque RAM (STT-RAM) has become emerging memory technology because of its low leakage power consumption. We herein propose MH cache, a multi-retention STT-RAM-based cache management scheme for last-level caches (LLC) to reduce their power consumption for mobile hardware rendering systems. We analyzed the memory access patterns of processes and observed how rendering methods affect process behaviors. We propose a cache management scheme that measures write-intensity of each process dynamically and exploits it to manage a power-efficient multi-retention STT-RAM-based cache. Our proposed scheme uses variable threshold for a process' write-intensity to determine cache line placement. We explain how to deal with the following issue to implement our proposed scheme. Our experimental results show that our techniques significantly reduce the LLC power consumption by 32% and 32.2% in single- and quad-core systems, respectively, compared to a full STT-RAM LLC.-
dc.languageEnglish-
dc.publisherASSOC COMPUTING MACHINERY-
dc.titleMH Cache: A Multi-retention STT-RAM-based Low-power Last-level Cache for Mobile Hardware Rendering Systems-
dc.typeArticle-
dc.identifier.wosid000496745900007-
dc.identifier.scopusid2-s2.0-85069532626-
dc.type.rimsART-
dc.citation.volume16-
dc.citation.issue3-
dc.citation.publicationnameACM TRANSACTIONS ON ARCHITECTURE AND CODE OPTIMIZATION-
dc.identifier.doi10.1145/3328520-
dc.contributor.localauthorKim, Soontae-
dc.contributor.nonIdAuthorJu, Minho-
dc.contributor.nonIdAuthorHong, Jeongkyu-
dc.description.isOpenAccessY-
dc.type.journalArticleArticle-
dc.subject.keywordAuthorMemory access pattern analysis-
dc.subject.keywordAuthorfull system experiment-
dc.subject.keywordAuthorhardware rendering simulation-
dc.subject.keywordPlusPHASE-CHANGE MEMORY-
dc.subject.keywordPlusFUTURE-
dc.subject.keywordPlusDESIGN-
dc.subject.keywordPlusMRAM-
Appears in Collection
CS-Journal Papers(저널논문)
Files in This Item
112010.pdf(4.64 MB)Download
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 3 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0