High performance microprocessor design methods exploiting information locality and data redundancy for lower area cost and power consumption

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 275
  • Download : 0
DC FieldValueLanguage
dc.contributor.authorChoi, BSko
dc.contributor.authorLee, JAko
dc.contributor.authorHar, Dongsooko
dc.date.accessioned2019-04-15T16:32:30Z-
dc.date.available2019-04-15T16:32:30Z-
dc.date.created2013-05-08-
dc.date.issued2004-
dc.identifier.citationADVANCES IN COMPUTER SYSTEMS ARCHITECTURE, PROCEEDINGS Book Series: LECTURE NOTES IN COMPUTER SCIENCE, v.3189, pp.170 - 184-
dc.identifier.issn0302-9743-
dc.identifier.urihttp://hdl.handle.net/10203/255904-
dc.description.abstractValue predictor predicting result of instruction before real execution to exceed the data flow limit, redundant operation table removing redundant computation dynamically, and asynchronous bus avoiding clock synchronization problem have been proposed as high performance microprocessor design methods. However, these methods increase area cost and power consumption problems because of the larger table for value predictor and redundant operation table, and the higher switching activity in asynchronous bus. To resolve the problems of data tables for value predictor and redundant operation table, we have investigated partial tag and narrow-width operand methods, which have been recently proposed separately and present an efficient update method for value predictor and a table organization method for redundant operation table, respectively. To reduce excessive switching activity of asynchronous bus, we also propose a bus encoding method using frequent value cache, which reduces the same data transmissions. The proposed three methods - an efficient update method for value predictor, a table organization method for redundant operation table, and a frequent value cache for asynchronous bus - exploit information locality such as instruction and data locality as well as data redundancy. Analysis with a conventional microprocessor model show that the proposed three methods reduce total area cost and power consumption by about 18.2% and 26.5%, respectively, with negligible performance variance.-
dc.languageEnglish-
dc.publisherSPRINGER-VERLAG BERLIN-
dc.titleHigh performance microprocessor design methods exploiting information locality and data redundancy for lower area cost and power consumption-
dc.typeArticle-
dc.identifier.wosid000224102200015-
dc.identifier.scopusid2-s2.0-35048850912-
dc.type.rimsART-
dc.citation.volume3189-
dc.citation.beginningpage170-
dc.citation.endingpage184-
dc.citation.publicationnameADVANCES IN COMPUTER SYSTEMS ARCHITECTURE, PROCEEDINGS Book Series: LECTURE NOTES IN COMPUTER SCIENCE-
dc.contributor.localauthorHar, Dongsoo-
dc.contributor.nonIdAuthorChoi, BS-
dc.contributor.nonIdAuthorLee, JA-
dc.type.journalArticleArticle; Proceedings Paper-
Appears in Collection
GT-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0