A 65-nm CMOS 6-bit 2.5-GS/s 7.5-mW 8x Time-Domain Interpolating Flash ADC With Sequential Slope-Matching Offset Calibration

Cited 29 time in webofscience Cited 22 time in scopus
  • Hit : 494
  • Download : 0
DC FieldValueLanguage
dc.contributor.authorOh, Dong-Ryeolko
dc.contributor.author김종인ko
dc.contributor.authorJo, Dong-Shinko
dc.contributor.authorKim, Woo-Cheolko
dc.contributor.authorChang, Dong-Jinko
dc.contributor.authorRyu, Seung-Takko
dc.date.accessioned2019-03-19T01:06:11Z-
dc.date.available2019-03-19T01:06:11Z-
dc.date.created2019-02-18-
dc.date.issued2019-01-
dc.identifier.citationIEEE JOURNAL OF SOLID-STATE CIRCUITS, v.54, no.1, pp.288 - 297-
dc.identifier.issn0018-9200-
dc.identifier.urihttp://hdl.handle.net/10203/251517-
dc.description.abstractA 6-bit 2.5-GS/s 8x dynamic interpolating flash analog-to-digital converter (ADC) with an offset calibration technique for interpolated voltage-to-time converters (VTCs) is presented for high-speed applications. The dynamic-amplifier-structured VTC enables linear zero-crossing (ZX) interpolation in the time domain with an interpolation factor of 8, which reduces the number of front-end VTCs to one-sixth the original structure. The reduced number of VTCs lowers the power consumption, load capacitance to the track-and-holder (T/H), and overhead of VTC offset calibration. The sequential slope-matching offset calibration scheme is proposed not only for VTC offset but also for interpolated ZX accuracy. The prototype 6-bit 2.5-GS/s flash ADC was implemented in a 65-nm CMOS process and occupies a 0.12 mm(2) chip area, including offset calibration circuitry. The measured differential non-linearity (DNL) and integral non-linearity (INL) after offset calibration are 0.68 and 0.65 LSB, respectively. With a 1.23 GHz input, the measured signal-to-noise and distortion ratio (SNDR) and spurious-free dynamic range (SFDR) are 33.84 and 45.07 dB, respectively, with power consumption of 7.5 mW under a supply voltage of 0.85 V. The prototype ADC achieves a figure of merit (FoM) of 74.7 fJ/conversion step at 2.5 GS/s.-
dc.languageEnglish-
dc.publisherIEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC-
dc.titleA 65-nm CMOS 6-bit 2.5-GS/s 7.5-mW 8x Time-Domain Interpolating Flash ADC With Sequential Slope-Matching Offset Calibration-
dc.typeArticle-
dc.identifier.wosid000457637300026-
dc.identifier.scopusid2-s2.0-85054495682-
dc.type.rimsART-
dc.citation.volume54-
dc.citation.issue1-
dc.citation.beginningpage288-
dc.citation.endingpage297-
dc.citation.publicationnameIEEE JOURNAL OF SOLID-STATE CIRCUITS-
dc.identifier.doi10.1109/JSSC.2018.2870554-
dc.contributor.localauthorRyu, Seung-Tak-
dc.description.isOpenAccessN-
dc.type.journalArticleArticle; Proceedings Paper-
dc.subject.keywordAuthorAnalog-to-digital conversion (ADC)-
dc.subject.keywordAuthorcascaded phase interpolation (PI)-
dc.subject.keywordAuthorflash ADC-
dc.subject.keywordAuthorinterpolation ADC-
dc.subject.keywordAuthoroffset calibration-
dc.subject.keywordAuthortime-domain interpolation (TDI)-
dc.subject.keywordAuthorvoltage-to-time conversion (VTC)-
dc.subject.keywordPlusSAR ADC-
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 29 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0