This paper presents a D-band linearized power amplifier (PA) with on-chip current combining transformer using a standard 65nm CMOS process, which covers 114 to 131 GHz. To mitigate the parasitic gate-drain capacitance feedback, each stage consists of common source (CS) amplifier with a neutralization using cross-coupled capacitor (Cc). The PA achieves a small-signal gain of 22.3 dB and 3-dB bandwidth (BW) of 17 GHz, a 1-dB compressed power (P1dB) of 12.2 dBm and a saturated output power (PSAT) of 14.5 dBm with a peak PAE of 10.2%. The PA chip area is 0.343mm(2) including the pads and the core chip area is 0.103mm(2).