DC Field | Value | Language |
---|---|---|
dc.contributor.author | Jeon, Yeseul | ko |
dc.contributor.author | Kim, Heegon | ko |
dc.contributor.author | Kim, Joungho | ko |
dc.contributor.author | Je, Minkyu | ko |
dc.date.accessioned | 2018-06-19T08:28:05Z | - |
dc.date.available | 2018-06-19T08:28:05Z | - |
dc.date.created | 2018-06-18 | - |
dc.date.created | 2018-06-18 | - |
dc.date.issued | 2018-07 | - |
dc.identifier.citation | IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, v.65, no.7, pp.2293 - 2303 | - |
dc.identifier.issn | 1549-8328 | - |
dc.identifier.uri | http://hdl.handle.net/10203/242598 | - |
dc.description.abstract | In this paper, we propose a new on-siliconinterposer passive equalizer for next generation high bandwidth memory (HBM) with 1024 I/O lines and 8-Gb/s data transmission, which is four times higher than the data rate of HBM generation 2. The proposed equalizer meets the three requirements for the implementation of ultra-high bandwidth interface with wide I/O lines: 1) small area; 2) fine pitch; and 3) low power. The proposed equalizer is embedded in a ground plane on an interposer to reduce additional area consumption. By staggering the equalizers in two rows, 7-mu m pitch of the channel can be maintained. The equalizer consumes only 8.24 mW at the data rate of 8 Gb/s since it adopts passive equalization methodology. Robust performance that is independent of insertion location provides design flexibility. The proposed design process for the equalizer helps to reduce manufacturing time and cost. We have verified the performance of the proposed equalizer using simulation and measurement. By applying the proposed equalizer, the eye diagram which was completely closed is successfully open with an eye height of 11.5% VTX, output and an eye width of 57.8% unit interval at a bit-error rate of 10(-12). | - |
dc.language | English | - |
dc.publisher | IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC | - |
dc.subject | DATA-TRANSMISSION | - |
dc.subject | CHIP | - |
dc.subject | MODEL | - |
dc.title | Design of an On-Silicon-Interposer Passive Equalizer for Next Generation High Bandwidth Memory With Data Rate Up To 8 Gb/s | - |
dc.type | Article | - |
dc.identifier.wosid | 000433955900021 | - |
dc.identifier.scopusid | 2-s2.0-85040546498 | - |
dc.type.rims | ART | - |
dc.citation.volume | 65 | - |
dc.citation.issue | 7 | - |
dc.citation.beginningpage | 2293 | - |
dc.citation.endingpage | 2303 | - |
dc.citation.publicationname | IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS | - |
dc.identifier.doi | 10.1109/TCSI.2017.2783762 | - |
dc.contributor.localauthor | Kim, Joungho | - |
dc.contributor.localauthor | Je, Minkyu | - |
dc.contributor.nonIdAuthor | Kim, Heegon | - |
dc.description.isOpenAccess | N | - |
dc.type.journalArticle | Article | - |
dc.subject.keywordAuthor | High bandwidth memory (HBM) | - |
dc.subject.keywordAuthor | high-speed interface | - |
dc.subject.keywordAuthor | inter-symbol interference (ISI) | - |
dc.subject.keywordAuthor | passive equalizer | - |
dc.subject.keywordAuthor | silicon interposer | - |
dc.subject.keywordAuthor | wide I/O | - |
dc.subject.keywordPlus | DATA-TRANSMISSION | - |
dc.subject.keywordPlus | CHIP | - |
dc.subject.keywordPlus | MODEL | - |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.