A 65 nm 0.08-to-680 MHz Low-Power Synthesizable MDLL With Nested-Delay Cell and Background Static Phase Offset Calibration

Cited 6 time in webofscience Cited 0 time in scopus
  • Hit : 422
  • Download : 0
DC FieldValueLanguage
dc.contributor.authorChang, Dong-Jinko
dc.contributor.authorSeo, Min-Jaeko
dc.contributor.authorHong, Hyeok-Kiko
dc.contributor.authorRyu, Seung-Takko
dc.date.accessioned2018-03-23T00:14:26Z-
dc.date.available2018-03-23T00:14:26Z-
dc.date.created2018-03-20-
dc.date.created2018-03-20-
dc.date.issued2018-03-
dc.identifier.citationIEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, v.65, no.3, pp.281 - 285-
dc.identifier.issn1549-7747-
dc.identifier.urihttp://hdl.handle.net/10203/240921-
dc.description.abstractThis brief presents a wide frequency-range synthesizable multiplying delay-locked-loop with a proposed nested delay cell. Operating in two different modes, the clock generator synthesizes output frequency that ranges from 80 kHz to 680 MHz. Owing to the synthesized finely controlled charge pump and phase detector with background offset calibration, the prototype clock generator achieves a 5.2 ps integrated RMS jitter at 680 MHz output while consuming 0.5 mW under a 1.2 V supply.-
dc.languageEnglish-
dc.publisherIEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC-
dc.titleA 65 nm 0.08-to-680 MHz Low-Power Synthesizable MDLL With Nested-Delay Cell and Background Static Phase Offset Calibration-
dc.typeArticle-
dc.identifier.wosid000426274600004-
dc.identifier.scopusid2-s2.0-85042755830-
dc.type.rimsART-
dc.citation.volume65-
dc.citation.issue3-
dc.citation.beginningpage281-
dc.citation.endingpage285-
dc.citation.publicationnameIEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS-
dc.identifier.doi10.1109/TCSII.2017.2689029-
dc.contributor.localauthorRyu, Seung-Tak-
dc.description.isOpenAccessN-
dc.type.journalArticleArticle-
dc.subject.keywordAuthorClock generator-
dc.subject.keywordAuthormultiple delayed locked-loop-
dc.subject.keywordAuthorwide frequency range-
dc.subject.keywordAuthorsynthesizable-
dc.subject.keywordAuthorstatic phase offset-
dc.subject.keywordAuthorbackground calibration-
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 6 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0