DC Field | Value | Language |
---|---|---|
dc.contributor.author | Kim, Jong-Woo | ko |
dc.contributor.author | Moon, Gun-Woo | ko |
dc.date.accessioned | 2016-06-07T01:48:11Z | - |
dc.date.available | 2016-06-07T01:48:11Z | - |
dc.date.created | 2016-01-19 | - |
dc.date.created | 2016-01-19 | - |
dc.date.issued | 2016-05 | - |
dc.identifier.citation | IEEE TRANSACTIONS ON POWER ELECTRONICS, v.31, no.5, pp.3827 - 3836 | - |
dc.identifier.issn | 0885-8993 | - |
dc.identifier.uri | http://hdl.handle.net/10203/207586 | - |
dc.description.abstract | Conventional phase leading input current (PLIC) compensation techniques have focused on a continuous conduction mode (CCM) boost power factor corrector (PFC). In precedent studies, the causes of the PLIC have been investigated by analyzing the current control loop and the input impedance of a boost PFC. However, in a boundary conduction mode (BCM) boost PFC, the current flowing through the input filter capacitor becomes a main cause due to its large ripple current. Despite that, there has not been any effort to compensate the current in the input filter capacitor (IFC) in a BCM boost PFC. In this paper, a new digital control method is proposed to compensate PLIC in a BCM boost PFC, by minimizing the effect of the IFC. The proposed method uses only the derivative of the input voltage, without any additional component. Also, the proposed method improves the displacement factor, but does not affect the distortion factor, resulting in a high power quality in the entire input and output conditions. The derivation of the proposed method is presented based on time-domain analysis, and the effectiveness of the proposed method is experimentally verified with a 60-Hz, 90-230 V-rms input and 395-V/0.5-A output prototype. | - |
dc.language | English | - |
dc.publisher | IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC | - |
dc.subject | PHASE PFC CONVERTERS | - |
dc.subject | SWITCHING FREQUENCY | - |
dc.subject | COMPENSATION | - |
dc.subject | DISTORTION | - |
dc.subject | IMPEDANCE | - |
dc.subject | LOSSES | - |
dc.title | Minimizing Effect of Input Filter Capacitor in a Digital Boundary Conduction Mode Power Factor Corrector Based on Time-Domain Analysis | - |
dc.type | Article | - |
dc.identifier.wosid | 000367136300037 | - |
dc.identifier.scopusid | 2-s2.0-84961909577 | - |
dc.type.rims | ART | - |
dc.citation.volume | 31 | - |
dc.citation.issue | 5 | - |
dc.citation.beginningpage | 3827 | - |
dc.citation.endingpage | 3836 | - |
dc.citation.publicationname | IEEE TRANSACTIONS ON POWER ELECTRONICS | - |
dc.identifier.doi | 10.1109/TPEL.2015.2449318 | - |
dc.contributor.localauthor | Moon, Gun-Woo | - |
dc.contributor.nonIdAuthor | Kim, Jong-Woo | - |
dc.description.isOpenAccess | N | - |
dc.type.journalArticle | Article | - |
dc.subject.keywordAuthor | Boundary conduction mode (BCM) boost power factor corrector (PFC) | - |
dc.subject.keywordAuthor | digital control | - |
dc.subject.keywordAuthor | phase leading input current (PLIC) compensation | - |
dc.subject.keywordPlus | PHASE PFC CONVERTERS | - |
dc.subject.keywordPlus | SWITCHING FREQUENCY | - |
dc.subject.keywordPlus | COMPENSATION | - |
dc.subject.keywordPlus | DISTORTION | - |
dc.subject.keywordPlus | IMPEDANCE | - |
dc.subject.keywordPlus | LOSSES | - |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.