Channel dispersion-tolerant referenceless frequency acquisition technique by using a stochastic reference clock generator통계적 기준 클록 발생기를 이용한 채널 분산에 내성을 가진 기준 클록이 없는 주파수 획득 기술

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 474
  • Download : 0
As the required data rate increases, a multi-channel clock and data recovery (CDR) are being employed in serial links to overcome the throughput limitation of a CDR, which is set by the channel bandwidth. Furthermore, independent channel and referenceless system are demanded in high-speed wire-line industries. This work presents : (1) a theoretical analysis of the stochastic reference clock generator (SRCG), which creates a clock-like periodic signal from a random non-return-to-zero (NRZ) data sequence for the masterless and referenceless clock generator. The output of the SRCG can be utilized as a reference clock for frequency acquisition in dual-loop clock-and-data recovery (CDR) circuits. A frequency locked loop (FLL) subsequent to the SRCG guides the voltage controlled oscillator (VCO) frequency into the pull-in range of the phase locked loop while suppressing the high-frequency phase noise of the SRCG. The phase noise and frequency offset of the SRCG-FLL pair are analyzed. The validity of the theoretical analysis is supported by results taken from a test chip. (2) A phase-rotator-based 4-channel digital clock and data recovery (CDR) IC featuring a low-power dispersion-tolerant reference-less frequency acquisition technique is presented. A quasi-periodic reference clock signal extracted directly from a dispersed input signal is distributed to digitally controlled phase rotators in the CDR ICs for phase acquisition. A multiphase frequency-acquisition scheme is employed for the reduction of the clock jitter. The measurement results show that the proposed design offers a lower frequency offset and clock noise floor under channel dispersion, as compared to conventional designs. (3) A masterless and referenceless clock generator for $4\times\unit[25\mbox{-}]{Gb/s}$ parallel transceiver is presented finally. Entire channels operate independently without performance penalty while saving power and area. A jitter suppression-loop (JSL) is incorporated per channel t...
Advisors
Bae, Hyeon-Minresearcher배현민Lee, Sang-Hyun이상현
Description
한국과학기술원 : 전기및전자공학과,
Publisher
한국과학기술원
Issue Date
2014
Identifier
568586/325007  / 020095380
Language
eng
Description

학위논문(박사) - 한국과학기술원 : 전기및전자공학과, 2014.2, [ vii, 73 p. ]

Keywords

frequency locked loop; phase noise; referenceless CDR; 데이터 분주기; 주파수 검출기; 주파수 동기 루프; 위상 잡음; 기준클록없는 클록데이터복원기; data-divider; frequency detector

URI
http://hdl.handle.net/10203/196550
Link
http://library.kaist.ac.kr/search/detail/view.do?bibCtrlNo=568586&flag=dissertation
Appears in Collection
EE-Theses_Ph.D.(박사논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0