Scalable VLSI architectures for lattice structure-based discrete wavelet transform

Cited 12 time in webofscience Cited 0 time in scopus
  • Hit : 309
  • Download : 407
DC FieldValueLanguage
dc.contributor.authorKim, JTko
dc.contributor.authorLee, Yong-Hoonko
dc.contributor.authorIsshiki, Tko
dc.contributor.authorKunieda, Hko
dc.date.accessioned2009-10-06T08:56:11Z-
dc.date.available2009-10-06T08:56:11Z-
dc.date.created2012-02-06-
dc.date.created2012-02-06-
dc.date.issued1998-08-
dc.identifier.citationIEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, v.45, no.8, pp.1031 - 1043-
dc.identifier.issn1057-7130-
dc.identifier.urihttp://hdl.handle.net/10203/11671-
dc.description.abstractIn this paper, we develop a scalable VLSI architecture employing a two-channel quadrature mirror filter (QMF) lattice for the one-dimensional (1-D) discrete wavelet transform (DWT). We begin with the development of systematic scheduling, which determines the filtering instants of each resolution level, on the basis of a binary tree. Then input-output relation between lattices of the QMF bank is derived, and a new structure for the data format converter (DFC) which controls the data transfer between resolution levels is proposed. In addition, implementation of a delay control unit (DCU) that controls the delay between lattices of the QMF is proposed, The structures for the DFC and DCU are regular, scalable, and require a minimum number of registers, and thereby lead to an efficient and scalable architecture for the DWT, A scalable architecture for the inverse DWT is also developed in a similar manner. Finally, pipelining of the proposed architecture is considered.-
dc.languageEnglish-
dc.language.isoen_USen
dc.publisherIEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC-
dc.subjectFILTER BANKS-
dc.titleScalable VLSI architectures for lattice structure-based discrete wavelet transform-
dc.typeArticle-
dc.identifier.wosid000075817000009-
dc.identifier.scopusid2-s2.0-0032139076-
dc.type.rimsART-
dc.citation.volume45-
dc.citation.issue8-
dc.citation.beginningpage1031-
dc.citation.endingpage1043-
dc.citation.publicationnameIEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING-
dc.embargo.liftdate9999-12-31-
dc.embargo.terms9999-12-31-
dc.contributor.localauthorLee, Yong-Hoon-
dc.contributor.nonIdAuthorKim, JT-
dc.contributor.nonIdAuthorIsshiki, T-
dc.contributor.nonIdAuthorKunieda, H-
dc.type.journalArticleArticle-
dc.subject.keywordAuthorDCU-
dc.subject.keywordAuthorDFC-
dc.subject.keywordAuthorDWT-
dc.subject.keywordAuthorQMF lattice-
dc.subject.keywordAuthorscalable-
dc.subject.keywordAuthorVLSI-
dc.subject.keywordPlusFILTER BANKS-
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 12 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0