DC Field | Value | Language |
---|---|---|
dc.contributor.author | Kim, Moon-Seok | ko |
dc.contributor.author | Choi, Sung-Jin | ko |
dc.contributor.author | Moon, Dong-Il | ko |
dc.contributor.author | Duarte, Juan P. | ko |
dc.contributor.author | Kim, Sung-Ho | ko |
dc.contributor.author | Choi, Yang-Kyu | ko |
dc.date.accessioned | 2013-03-12T21:12:33Z | - |
dc.date.available | 2013-03-12T21:12:33Z | - |
dc.date.created | 2012-10-29 | - |
dc.date.created | 2012-10-29 | - |
dc.date.issued | 2013-01 | - |
dc.identifier.citation | SOLID-STATE ELECTRONICS, v.79, pp.7 - 10 | - |
dc.identifier.issn | 0038-1101 | - |
dc.identifier.uri | http://hdl.handle.net/10203/103524 | - |
dc.description.abstract | Gate length (L-G) effects for program/erase (P/E) efficiency are investigated in a gate-all-around (GAA) SONOS structure. The experimental results show that PIE characteristics become worse at a shorter L-G, and this trend is verified with numerical simulation. The down-scaling of L-G gives rise to a change in the electric field in tunneling oxide and blocking oxide in the GAA-SONOS structure. For PIE efficiency, these results reveal that the fringing field via a low-k dielectric medium, which encapsulates a gate electrode as an inter-layer dielectric, favorably enhances the electric field of tunneling oxide. It also reduces the electric field of blocking oxide. Additionally, it is found that the electric field of tunneling and blocking oxide becomes more sensitive to the permittivity of the inter-layer dielectric as L-G is more shortened. (C) 2012 Elsevier Ltd. All rights reserved. | - |
dc.language | English | - |
dc.publisher | PERGAMON-ELSEVIER SCIENCE LTD | - |
dc.title | Investigation of gate length and fringing field effects for program and erase efficiency in gate-all-around SONOS memory cells | - |
dc.type | Article | - |
dc.identifier.wosid | 000313611000003 | - |
dc.identifier.scopusid | 2-s2.0-84869495275 | - |
dc.type.rims | ART | - |
dc.citation.volume | 79 | - |
dc.citation.beginningpage | 7 | - |
dc.citation.endingpage | 10 | - |
dc.citation.publicationname | SOLID-STATE ELECTRONICS | - |
dc.identifier.doi | 10.1016/j.sse.2012.03.008 | - |
dc.embargo.liftdate | 9999-12-31 | - |
dc.embargo.terms | 9999-12-31 | - |
dc.contributor.localauthor | Choi, Yang-Kyu | - |
dc.contributor.nonIdAuthor | Kim, Moon-Seok | - |
dc.contributor.nonIdAuthor | Moon, Dong-Il | - |
dc.contributor.nonIdAuthor | Duarte, Juan P. | - |
dc.contributor.nonIdAuthor | Kim, Sung-Ho | - |
dc.type.journalArticle | Article | - |
dc.subject.keywordAuthor | Gate-all-around (GAA) | - |
dc.subject.keywordAuthor | Silicon nanowire | - |
dc.subject.keywordAuthor | SONOS | - |
dc.subject.keywordAuthor | Gate length | - |
dc.subject.keywordAuthor | Erasing saturation | - |
dc.subject.keywordAuthor | Low-k | - |
dc.subject.keywordAuthor | Permittivity | - |
dc.subject.keywordAuthor | Inter-layer dielectric | - |
dc.subject.keywordAuthor | Fringing field | - |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.