Investigation of gate length and fringing field effects for program and erase efficiency in gate-all-around SONOS memory cells

Cited 3 time in webofscience Cited 0 time in scopus
  • Hit : 389
  • Download : 14
DC FieldValueLanguage
dc.contributor.authorKim, Moon-Seokko
dc.contributor.authorChoi, Sung-Jinko
dc.contributor.authorMoon, Dong-Ilko
dc.contributor.authorDuarte, Juan P.ko
dc.contributor.authorKim, Sung-Hoko
dc.contributor.authorChoi, Yang-Kyuko
dc.date.accessioned2013-03-12T21:12:33Z-
dc.date.available2013-03-12T21:12:33Z-
dc.date.created2012-10-29-
dc.date.created2012-10-29-
dc.date.issued2013-01-
dc.identifier.citationSOLID-STATE ELECTRONICS, v.79, pp.7 - 10-
dc.identifier.issn0038-1101-
dc.identifier.urihttp://hdl.handle.net/10203/103524-
dc.description.abstractGate length (L-G) effects for program/erase (P/E) efficiency are investigated in a gate-all-around (GAA) SONOS structure. The experimental results show that PIE characteristics become worse at a shorter L-G, and this trend is verified with numerical simulation. The down-scaling of L-G gives rise to a change in the electric field in tunneling oxide and blocking oxide in the GAA-SONOS structure. For PIE efficiency, these results reveal that the fringing field via a low-k dielectric medium, which encapsulates a gate electrode as an inter-layer dielectric, favorably enhances the electric field of tunneling oxide. It also reduces the electric field of blocking oxide. Additionally, it is found that the electric field of tunneling and blocking oxide becomes more sensitive to the permittivity of the inter-layer dielectric as L-G is more shortened. (C) 2012 Elsevier Ltd. All rights reserved.-
dc.languageEnglish-
dc.publisherPERGAMON-ELSEVIER SCIENCE LTD-
dc.titleInvestigation of gate length and fringing field effects for program and erase efficiency in gate-all-around SONOS memory cells-
dc.typeArticle-
dc.identifier.wosid000313611000003-
dc.identifier.scopusid2-s2.0-84869495275-
dc.type.rimsART-
dc.citation.volume79-
dc.citation.beginningpage7-
dc.citation.endingpage10-
dc.citation.publicationnameSOLID-STATE ELECTRONICS-
dc.identifier.doi10.1016/j.sse.2012.03.008-
dc.embargo.liftdate9999-12-31-
dc.embargo.terms9999-12-31-
dc.contributor.localauthorChoi, Yang-Kyu-
dc.contributor.nonIdAuthorKim, Moon-Seok-
dc.contributor.nonIdAuthorMoon, Dong-Il-
dc.contributor.nonIdAuthorDuarte, Juan P.-
dc.contributor.nonIdAuthorKim, Sung-Ho-
dc.type.journalArticleArticle-
dc.subject.keywordAuthorGate-all-around (GAA)-
dc.subject.keywordAuthorSilicon nanowire-
dc.subject.keywordAuthorSONOS-
dc.subject.keywordAuthorGate length-
dc.subject.keywordAuthorErasing saturation-
dc.subject.keywordAuthorLow-k-
dc.subject.keywordAuthorPermittivity-
dc.subject.keywordAuthorInter-layer dielectric-
dc.subject.keywordAuthorFringing field-
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 3 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0