Memory-centric network-on-chip for power efficient execution of task-level pipeline on a multi-core processor

Cited 7 time in webofscience Cited 0 time in scopus
  • Hit : 471
  • Download : 0
For flexible mapping of various task-level pipelines on a multi-core processor, the authors proposed the memory-centric network-on-chip (NoC). The memory-centric NoC manages producer-consumer data transactions between the tasks in the case of task-level pipelines are distributed over multiple processing cores. Since the memory-centric NoC manages the data transactions, it relieves burden of the software running on the processing cores and this results in power-efficient execution of task-level pipeline. To prove advantages of the memory-centric NoC, the authors implemented a multi-core processor based on the memory-centric NoC.
Publisher
INST ENGINEERING TECHNOLOGY-IET
Issue Date
2009-09
Language
English
Article Type
Article
Citation

IET COMPUTERS AND DIGITAL TECHNIQUES, v.3, no.5, pp.513 - 524

ISSN
1751-8601
DOI
10.1049/iet-cdt.2008.0085
URI
http://hdl.handle.net/10203/102095
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 7 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0