Direct QPSK demodulator using CMOS four-port BPSK receiver in conjunction with sequentially toggled LO phase

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 351
  • Download : 0
A novel QPSK receiver is proposed that uses a four-port BPSK demodulator based on additive mixing, in conjunction with an LO phase shifter sequentially toggled between 0 (in-phase) and -pi/2 (quadrature phase). Compared with conventional six-port demodulators, the proposed architecture has a 50 % smaller circuit and lower power consumption in the frequency conversion. Furthermore, the proposed architecture can eliminate the need for a parallel-to-serial data converter in order to combine the I and Q data into serial data. The functionality of the proposed QPSK receiver is successfully demonstrated via the demodulation of the L-band QPSK signal at 10 Mbit/s.
Publisher
INST ENGINEERING TECHNOLOGY-IET
Issue Date
2009-11
Language
English
Article Type
Article
Citation

ELECTRONICS LETTERS, v.45, no.24, pp.1244 - 75

ISSN
0013-5194
DOI
10.1049/el.2009.2265
URI
http://hdl.handle.net/10203/100219
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0