A 3.1 to 5 GHz CMOS transceiver for DS-UWB systems

Cited 9 time in webofscience Cited 0 time in scopus
  • Hit : 378
  • Download : 0
This paper presents a direct-conversion CMOS transceiver for fully digital DS-UWB systems. The transceiver includes all of the radio building blocks, such as a T/R switch, a low noise amplifier, an I/Q demodulator, a low pass filter, a variable gain amplifier as a receiver, the same receiver blocks as a transmitter including a phase-locked loop (PLL), and a voltage controlled oscillator (VCO). A single-ended-to-differential converter is implemented in the down-conversion mixer and a differential-to-single-ended converter is implemented in the driver amplifier stage. The chip is fabricated on a 9.0 mull 2 die using standard 0.18 mu m CMOS technology and a 64-pin MicroLead Frame package. Experimental results show the total current consumption is 143 mA including the PLL and VCO. The chip has a 3.5 dB receiver gain flatness at the 660 MHz bandwidth. These results indicate that the architecture and circuits are adaptable to the implementation of a wideband, low-power, and high-speed wireless personal area network.
Publisher
ELECTRONICS TELECOMMUNICATIONS RESEARCH INST
Issue Date
2007-08
Language
English
Article Type
Article
Keywords

WIRELESS APPLICATIONS; AMPLIFIER

Citation

ETRI JOURNAL, v.29, no.4, pp.421 - 429

ISSN
1225-6463
URI
http://hdl.handle.net/10203/92409
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 9 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0