Three-stage clos-network switch architecture with buffered center stage for multi-class traffic

Cited 2 time in webofscience Cited 0 time in scopus
  • Hit : 264
  • Download : 0
DC FieldValueLanguage
dc.contributor.authorKang, MKko
dc.contributor.authorKyung, Chong-Minko
dc.date.accessioned2013-03-07T21:31:21Z-
dc.date.available2013-03-07T21:31:21Z-
dc.date.created2012-02-06-
dc.date.created2012-02-06-
dc.date.issued2006-04-
dc.identifier.citationJOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, v.15, pp.263 - 276-
dc.identifier.issn0218-1266-
dc.identifier.urihttp://hdl.handle.net/10203/91405-
dc.description.abstractMemory-space-memory (MSM) arrangement is a popular architecture to implement three-stage Clos-network switches with distributed arbitration. The scalability of this architecture, however, is limited by the round-trip communication delay between the first and the second stages. Moreover, virtual output queue does not completely remove the blocking in the buffered modules under multi-class traffic. In this paper, we propose a competition-free memory-memory-memory (CFM3) switch which is a three-stage Clos-network switch with buffered center stage. The CFM3 deploys buffered modules in all stages to simplify communication between stages. To reduce the blocking, each module is equipped with a set of buffers fully separated according to the destinations, classes of packets and the input ports of the module. Despite the buffered center stage, CFM3 is free from reordering problem due to simple control mechanism. Simulation result shows the delay of the proposed CFM3 switch closely approaches that of the ideal Output Queued switch under multi-class traffic when strict priority policy popularly used for class-based switch is deployed. The CFM3 achieves 100% throughput under uniformly distributed four-class traffic with strict priority policy while traditional MSM switch records about 77% throughput.-
dc.languageEnglish-
dc.publisherWORLD SCIENTIFIC PUBL CO PTE LTD-
dc.subjectNONBLOCKING-
dc.titleThree-stage clos-network switch architecture with buffered center stage for multi-class traffic-
dc.typeArticle-
dc.identifier.wosid000240112800007-
dc.identifier.scopusid2-s2.0-33746863698-
dc.type.rimsART-
dc.citation.volume15-
dc.citation.beginningpage263-
dc.citation.endingpage276-
dc.citation.publicationnameJOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS-
dc.identifier.doi10.1142/S0218126606003088-
dc.contributor.localauthorKyung, Chong-Min-
dc.contributor.nonIdAuthorKang, MK-
dc.type.journalArticleArticle-
dc.subject.keywordAuthorscalable switch-
dc.subject.keywordAuthordistributed arbitration-
dc.subject.keywordAuthormulti-class traffic-
dc.subject.keywordAuthorcompetition-free memory-memory-memory switch-
dc.subject.keywordPlusNONBLOCKING-
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 2 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0