Extremely scaled 3-dimensional multiple-gate technologies for terabit era

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 383
  • Download : 0
In order to make possible silicon-based, room-temperature operable devices having a feature size in the sub-5 nm range, an all-around gate FinFET having an extremely narrow gate-surrounded silicon fin with a floating body was proposed and fabricated. Sub-10 nm device issues such as short channel effects, punchthrough, source/drain series resistance, gate misalignment, and hot-carrier injection were intensively studied and optimized for the sub-5 nm structure. The sub-5 nm all-around gate FinFET with 3 nm fin width and 1.2 nm EOT was demonstrated for the first time.
Publisher
AMER SCIENTIFIC PUBLISHERS
Issue Date
2007-11
Language
English
Article Type
Article; Proceedings Paper
Keywords

SUBSTRATE CURRENT MODEL

Citation

JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, v.7, no.11, pp.4126 - 4130

ISSN
1533-4880
URI
http://hdl.handle.net/10203/88473
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0