DC Field | Value | Language |
---|---|---|
dc.contributor.author | Kim, BG | ko |
dc.contributor.author | Kim, Lee-Sup | ko |
dc.date.accessioned | 2013-03-06T06:26:14Z | - |
dc.date.available | 2013-03-06T06:26:14Z | - |
dc.date.created | 2012-02-06 | - |
dc.date.created | 2012-02-06 | - |
dc.date.issued | 2005-06 | - |
dc.identifier.citation | IEEE JOURNAL OF SOLID-STATE CIRCUITS, v.40, pp.1310 - 1321 | - |
dc.identifier.issn | 0018-9200 | - |
dc.identifier.uri | http://hdl.handle.net/10203/86126 | - |
dc.description.abstract | This paper describes a wide-range delay-locked loop (DLL) for a synchronous clocking which supports dynamic frequency scaling and dynamic voltage scaling. The DLL has wide operating range by using multiple phases from its delay line. A phase detector (PD) which combines linear and binary characteristics achieves low jitter and fast locking speed. A pulse reshaper makes output pulses of the phase detector have variable pulsewidth and variable voltage level to mitigate the static phase error due to the inherent mismatch of the charge pump. The DILL operates in the range from 250 MHz to 2 GHz. At 1 GHz operating frequency, RMS jitter and peak-to-peak jitter are 1.57 ps and 10.7 ps, respectively. | - |
dc.language | English | - |
dc.publisher | IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC | - |
dc.subject | PLL | - |
dc.subject | SYSTEM | - |
dc.title | A 250-MHz-2-GHz wide-range delay-locked loop | - |
dc.type | Article | - |
dc.identifier.wosid | 000229447900011 | - |
dc.identifier.scopusid | 2-s2.0-20444449379 | - |
dc.type.rims | ART | - |
dc.citation.volume | 40 | - |
dc.citation.beginningpage | 1310 | - |
dc.citation.endingpage | 1321 | - |
dc.citation.publicationname | IEEE JOURNAL OF SOLID-STATE CIRCUITS | - |
dc.identifier.doi | 10.1109/JSSC.2005.848035 | - |
dc.contributor.localauthor | Kim, Lee-Sup | - |
dc.contributor.nonIdAuthor | Kim, BG | - |
dc.type.journalArticle | Article | - |
dc.subject.keywordAuthor | clock distribution network | - |
dc.subject.keywordAuthor | delay-locked loop (DLL) | - |
dc.subject.keywordAuthor | jitter | - |
dc.subject.keywordAuthor | static phase error | - |
dc.subject.keywordAuthor | synchronous clocking | - |
dc.subject.keywordPlus | PLL | - |
dc.subject.keywordPlus | SYSTEM | - |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.