A behavioral modeling approach to the design of a low jitter clock source

Cited 9 time in webofscience Cited 17 time in scopus
  • Hit : 319
  • Download : 0
DC FieldValueLanguage
dc.contributor.authorManganaro, Gko
dc.contributor.authorKwak, SUko
dc.contributor.authorCho, SeongHwanko
dc.contributor.authorPulincherry, Ako
dc.date.accessioned2013-03-04T17:57:27Z-
dc.date.available2013-03-04T17:57:27Z-
dc.date.created2012-02-06-
dc.date.created2012-02-06-
dc.date.issued2003-11-
dc.identifier.citationIEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, v.50, no.11, pp.804 - 814-
dc.identifier.issn1057-7130-
dc.identifier.urihttp://hdl.handle.net/10203/83533-
dc.description.abstractDesigning a low-jitter clock synthesizer is not a trivial task. Multiple noise and disturbance sources combine together in the nonlinear blocks of the phased-lock loop (PLL) affecting its performance. Moreover, deceptively small circuit nonideal characteristics can have nonnegligible effects in the behavior of the whole system. A behavioral modeling approach allowing a systematic design of the PLL is discussed here. This approach allows the designer to maintain a grasp of the fundamentals using coarse models at the early stage of the design and to eventually gain insight on the lower order effects by gradually increasing the level of detail as the design develops. Moreover, accurate design specifications for the actual circuit blocks are obtained and, eventually the transistor-level results can be back-annotated into the behavioral model for further verification. This methodology is here demonstrated in the context of the modeling, design and the implementation of a fully integrated BiCMOS 1.76 ps rms jitter 180-MHz clock synthesizer. A detailed functional model including the crystal oscillator, the main circuit nonlinearities, and noise sources of the PLL is presented. The building blocks models development has been motivated by actual circuit implementations. Moreover, computational pitfalls have been identified and solutions have been proposed. Finally, the key behavioral model results have been compared against measured results obtained from an actual fabricated prototype validating the effectiveness of the proposed approach.-
dc.languageEnglish-
dc.publisherIEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC-
dc.titleA behavioral modeling approach to the design of a low jitter clock source-
dc.typeArticle-
dc.identifier.wosid000186646500005-
dc.identifier.scopusid2-s2.0-0344430049-
dc.type.rimsART-
dc.citation.volume50-
dc.citation.issue11-
dc.citation.beginningpage804-
dc.citation.endingpage814-
dc.citation.publicationnameIEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING-
dc.identifier.doi10.1109/TCSII.2003.819134-
dc.contributor.localauthorCho, SeongHwan-
dc.contributor.nonIdAuthorManganaro, G-
dc.contributor.nonIdAuthorKwak, SU-
dc.contributor.nonIdAuthorPulincherry, A-
dc.type.journalArticleArticle-
dc.subject.keywordAuthoranalog integrated circuits-
dc.subject.keywordAuthorBiCMOS analog-integrated circuits-
dc.subject.keywordAuthorcircuit modeling-
dc.subject.keywordAuthorcircuit simulation-
dc.subject.keywordAuthorfrequency synthesizers-
dc.subject.keywordAuthorintegrated-circuit design-
dc.subject.keywordAuthorintegrated-circuit modeling-
dc.subject.keywordAuthorjitter-
dc.subject.keywordAuthornonlinear circuits-
dc.subject.keywordAuthorocillator noise-
dc.subject.keywordAuthorphase jitter-
dc.subject.keywordAuthorphase-locked loops (PLL)-
dc.subject.keywordAuthorphase noise-
dc.subject.keywordAuthorvoltage-controlled oscillators (VCO)-
dc.subject.keywordPlusPHASE-NOISE-
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 9 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0