Sub-60-nm quasi-planar FinFETs fabricated using a simplified process

Cited 125 time in webofscience Cited 139 time in scopus
  • Hit : 442
  • Download : 0
N-channel double-gate metal-oxide-semiconductor field-effect transistor (MOSFET) FinFETs with gate and fin dimensions as small as 30 nm have been fabricated using a new, simplified process. Short channel effects are effectively suppressed when the Si fin width is less than two-thirds of the gate length. Drive current for typical devices is found to be above 500 muA/mum (or 1mA/mum, depending on the definition of the width of the double-gate device) for V-g - V-t = V-d = 1 V. The electrical gate oxide thickness in these devices is 21A, determined from the first FinFET capacitance-versus-voltage characteristics obtained to date. These results indicate that the FinFET is a promising structure for the future manufacturing of integrated circuits with sub-60-nm feature size, and that double-gate MOSFETs can meet international technology roadmap for semiconductors performance specifications without aggressive scaling of the gate-oxide thickness.
Publisher
IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
Issue Date
2001-10
Language
English
Article Type
Article
Citation

IEEE ELECTRON DEVICE LETTERS, v.22, no.10, pp.487 - 489

ISSN
0741-3106
DOI
10.1109/55.954920
URI
http://hdl.handle.net/10203/81313
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 125 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0