DC Field | Value | Language |
---|---|---|
dc.contributor.author | Yim, JS | ko |
dc.contributor.author | Kyung, Chong-Min | ko |
dc.date.accessioned | 2013-03-02T22:25:18Z | - |
dc.date.available | 2013-03-02T22:25:18Z | - |
dc.date.created | 2012-02-06 | - |
dc.date.created | 2012-02-06 | - |
dc.date.issued | 1998-03 | - |
dc.identifier.citation | IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, v.145, no.2, pp.135 - 141 | - |
dc.identifier.issn | 1350-2387 | - |
dc.identifier.uri | http://hdl.handle.net/10203/75871 | - |
dc.description.abstract | The paper deals with the minimisation of the track density and the interconnection delay in the design of a high-performance compact datapath. The authors applied a hybrid approach of genetic algorithm (GA) and simulated annealing (SA) to determine the optimal datapath element ordering to minimise both the track density and the wire length. To improve the computation speed, they used the datapath-specific genetic operators. Experimental results for the 'real-world' microprocessor examples show that the GA/SA hybrid approach outperforms the existing genetic approaches and gives similar results to simulated annealing with much less computation time. | - |
dc.language | English | - |
dc.publisher | INST ENGINEERING TECHNOLOGY-IET | - |
dc.subject | PLACEMENT | - |
dc.title | Datapath layout optimisation using genetic algorithm and simulated annealing | - |
dc.type | Article | - |
dc.identifier.wosid | 000073069600009 | - |
dc.identifier.scopusid | 2-s2.0-0032023526 | - |
dc.type.rims | ART | - |
dc.citation.volume | 145 | - |
dc.citation.issue | 2 | - |
dc.citation.beginningpage | 135 | - |
dc.citation.endingpage | 141 | - |
dc.citation.publicationname | IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES | - |
dc.contributor.localauthor | Kyung, Chong-Min | - |
dc.contributor.nonIdAuthor | Yim, JS | - |
dc.type.journalArticle | Article | - |
dc.subject.keywordAuthor | datapath optimisation | - |
dc.subject.keywordAuthor | genetic algorithm | - |
dc.subject.keywordAuthor | simulated annealing | - |
dc.subject.keywordAuthor | track density | - |
dc.subject.keywordAuthor | interconnection delay | - |
dc.subject.keywordPlus | PLACEMENT | - |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.