Polycrystalline silicon field emitter arrays by silicidation-sharpening technique at low temperature

Cited 1 time in webofscience Cited 1 time in scopus
  • Hit : 409
  • Download : 0
Gated polysilicon field emitter tip arrays have been fabricated by a method consisting of dry etching and silicidation-sharpening techniques instead of high-temperature thermal oxidation. The silicidation process of titanium was adopted for the tip sharpening process. After dry etching of amorphous silicon, a titanium layer was deposited and silicide was formed by a low-temperature (450-550 degrees C) annealing process. After the formation of titanium silicide, the silicide layer was removed by a buffered HF solution and sharply formed amorphous silicon tips were converted to polysilicon tips by low-temperature (600 degrees C) annealing. The gate aperture was formed by a spin-on-glass etch-back process. The obtained polysilicon tips were very sharp, comparable with those by the conventional oxidation process. All processes were done below 600 degrees C, so that the technology could be applied to a glass-based polysilicon field-emission display. (C) 1998 American Vacuum Society. [S0734-211X(98)09202-6].
Publisher
AMER INST PHYSICS
Issue Date
1998
Language
English
Article Type
Article; Proceedings Paper
Citation

JOURNAL OF VACUUM SCIENCE TECHNOLOGY B, v.16, no.2, pp.773 - 776

ISSN
1071-1023
DOI
10.1116/1.589902
URI
http://hdl.handle.net/10203/75745
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 1 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0