A 120-mW, 3-D rendering engine with 6-Mb embedded DRAM and 3.2-GB/s runtime reconfigurable bus for PDA chip

Cited 6 time in webofscience Cited 13 time in scopus
  • Hit : 1921
  • Download : 1406
A low-power three-dimensional (3-D) rendering engine is implemented as part of a mobile personal digital assistant (PDA) chip. Six-megabit embedded DRAM macros attached to 8-pixel-parallel rendering logic are logically localized with a 3.2-GB/s runtime reconfigurable bus, reducing the area by 25% compared with conventional local frame-buffer architectures. The low power consumption is achieved by polygon-dependent access to the embedded DRAM macros with line-block mapping providing read-modify-write data transaction. The 3-D rendering engine with 2.22-Mpolygons/s drawing speed was fabricated using 0.18-mum CMOS embedded memory logic technology. Its area is 24 mm(2) and its power consumption is 120 mW.
Publisher
IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
Issue Date
2002-10
Language
English
Article Type
Article
Keywords

MEMORY

Citation

IEEE JOURNAL OF SOLID-STATE CIRCUITS, v.37, no.10, pp.1352 - 1355

ISSN
0018-9200
DOI
10.1109/JSSC.2002.803051
URI
http://hdl.handle.net/10203/6277
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 6 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0