A reconfigurable multilevel parallel texture cache memory with 75-GB/s parallel cache replacement bandwidth

Cited 2 time in webofscience Cited 0 time in scopus
  • Hit : 581
  • Download : 330
DC FieldValueLanguage
dc.contributor.authorPark, SJko
dc.contributor.authorKim, JSko
dc.contributor.authorWoo, Rko
dc.contributor.authorLee, SJko
dc.contributor.authorLee, KMko
dc.contributor.authorYang, THko
dc.contributor.authorJung, JYko
dc.contributor.authorYoo, Hoi-Junko
dc.date.accessioned2008-07-22T08:00:11Z-
dc.date.available2008-07-22T08:00:11Z-
dc.date.created2012-02-06-
dc.date.created2012-02-06-
dc.date.issued2002-05-
dc.identifier.citationIEEE JOURNAL OF SOLID-STATE CIRCUITS, v.37, no.5, pp.612 - 623-
dc.identifier.issn0018-9200-
dc.identifier.urihttp://hdl.handle.net/10203/6276-
dc.description.abstractRecently, the level of realism in PC graphics applications has been approaching that of high-end graphics workstations, necessitating a more sophisticated texture data cache memory to overcome the finite bandwidth of the AGP or PCI bus. This paper proposes a multilevel parallel texture cache memory to reduce the required data bandwidth on the AGP or PCI bus and to accelerate the operations of parallel graphics pipelines in PC graphics cards. The proposed cache memory is fabricated by 0.16-mum DRAM-based SOC technology. It is composed of four components: an 8-MB DRAM L2 cache, 8-way parallel SRAM L1 caches, pipelined texture data filters, and a serial-to-parallel loader. For high-speed parallel L1 cache data replacement, the internal bus bandwidth has been maximized up to 75 GB/s with a newly proposed hidden double data transfer scheme. In addition, the cache memory has a reconfigurable architecture in its line size for optimal caching performance in various graphics applications from three-dimensional (3-D) games to high-quality 3-D movies. This architecture also leads to optimal power consumption with an adaptive sub-wordline activation scheme. The pipelined texture data filters and the dedicated structure of the L1 caches implemented by the DRAM peripheral transistors show the potential of DRAM-based SOC design with better performance-to-cost ratio.-
dc.languageEnglish-
dc.language.isoen_USen
dc.publisherIEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC-
dc.subjectARCHITECTURE-
dc.titleA reconfigurable multilevel parallel texture cache memory with 75-GB/s parallel cache replacement bandwidth-
dc.typeArticle-
dc.identifier.wosid000175198900012-
dc.identifier.scopusid2-s2.0-0036564735-
dc.type.rimsART-
dc.citation.volume37-
dc.citation.issue5-
dc.citation.beginningpage612-
dc.citation.endingpage623-
dc.citation.publicationnameIEEE JOURNAL OF SOLID-STATE CIRCUITS-
dc.embargo.liftdate9999-12-31-
dc.embargo.terms9999-12-31-
dc.contributor.localauthorYoo, Hoi-Jun-
dc.contributor.nonIdAuthorPark, SJ-
dc.contributor.nonIdAuthorKim, JS-
dc.contributor.nonIdAuthorWoo, R-
dc.contributor.nonIdAuthorLee, SJ-
dc.contributor.nonIdAuthorLee, KM-
dc.contributor.nonIdAuthorYang, TH-
dc.contributor.nonIdAuthorJung, JY-
dc.type.journalArticleArticle; Proceedings Paper-
dc.subject.keywordAuthor3-D graphics-
dc.subject.keywordAuthorDRAM-based SOC-
dc.subject.keywordAuthorDRAM L2 cache-
dc.subject.keywordAuthormultilevel parallel cache-
dc.subject.keywordAuthortexture cache-
dc.subject.keywordPlusARCHITECTURE-
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 2 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0