A simple hardware prefetching scheme using sequentiality for shared-memory multiprocessors

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 648
  • Download : 2
DC FieldValueLanguage
dc.contributor.authorTcheun, MKko
dc.contributor.authorMaeng, SeungRyoulko
dc.contributor.authorCho, Jung Wanko
dc.date.accessioned2008-06-05T07:32:07Z-
dc.date.available2008-06-05T07:32:07Z-
dc.date.created2012-02-06-
dc.date.created2012-02-06-
dc.date.issued1997-11-
dc.identifier.citationIEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, v.E80D, no.11, pp.1055 - 1063-
dc.identifier.issn0916-8532-
dc.identifier.urihttp://hdl.handle.net/10203/4950-
dc.description.abstractTo reduce the memory access latency on shared-memory multiprocessors, several prefetching schemes have been proposed. The sequential prefetching scheme is a simple hardware-controlled scheme, which exploits the sequentiality of memory accesses to predict which blocks will be read in the near Future. Aggressive sequential prefetching prefetches many blocks on each miss to reduce the miss rates and results in good performance For application programs with high sequentiality. However, conservative sequential prefetching prefetches a few blocks on each miss to avoid prefetching of useless blocks, which shows better performance than aggressive sequential prefetching for application programs with low sequentiality. We analyze the relationship between the sequentiality of application programs and the effectiveness of sequential prefetching on various memory and network latency and propose a new adaptive sequential prefetching scheme. Simply adding a small table to the sequential prefetching scheme, the proposed scheme prefetches a large number of blocks for application programs with high sequentiality and reduces the miss rates significantly, and prefetches a small number of blocks for application programs with low sequentiality and avoids loading useless blocks.-
dc.languageEnglish-
dc.language.isoen_USen
dc.publisherIEICE-INST ELECTRONICS INFORMATION COMMUNICATIONS ENG-
dc.titleA simple hardware prefetching scheme using sequentiality for shared-memory multiprocessors-
dc.typeArticle-
dc.identifier.wosidA1997YJ12300001-
dc.identifier.scopusid2-s2.0-0031273138-
dc.type.rimsART-
dc.citation.volumeE80D-
dc.citation.issue11-
dc.citation.beginningpage1055-
dc.citation.endingpage1063-
dc.citation.publicationnameIEICE TRANSACTIONS ON INFORMATION AND SYSTEMS-
dc.embargo.liftdate9999-12-31-
dc.embargo.terms9999-12-31-
dc.contributor.localauthorMaeng, SeungRyoul-
dc.contributor.nonIdAuthorTcheun, MK-
dc.type.journalArticleArticle-
dc.subject.keywordAuthorshared-memory multiprocessors-
dc.subject.keywordAuthorsequential prefetching-
dc.subject.keywordAuthorsequentiality-
dc.subject.keywordAuthorprefetching degree-
Appears in Collection
CS-Journal Papers(저널논문)
Files in This Item

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0