Reducing cache misses through cache line overlapping

Cited 0 time in webofscience Cited 1 time in scopus
  • Hit : 758
  • Download : 10
DC FieldValueLanguage
dc.contributor.authorKoo, Sko
dc.contributor.authorKim, Sko
dc.contributor.authorAzougagh, Dko
dc.contributor.authorCho, Yko
dc.contributor.authorMaeng, SeungRyoulko
dc.date.accessioned2008-05-26T07:03:34Z-
dc.date.available2008-05-26T07:03:34Z-
dc.date.created2012-02-06-
dc.date.created2012-02-06-
dc.date.issued2006-05-
dc.identifier.citationELECTRONICS LETTERS, v.42, no.10, pp.569 - 571-
dc.identifier.issn0013-5194-
dc.identifier.urihttp://hdl.handle.net/10203/4686-
dc.description.abstractBy studying the behaviour of general programmes, it was observed that over 50% of bytes in a data cache are zero-valued. To reduce this waste of zero-valued spaces in a data cache, an overlapped cache scheme, which allows one cache line entry to hold up to two cache lines, is proposed. Experimental results show that, for SPEC2000 benchmarks, the proposed design reduces cache misses by 29% on average over a conventional direct-mapped cache.-
dc.languageEnglish-
dc.language.isoen_USen
dc.publisherINST ENGINEERING TECHNOLOGY-IET-
dc.titleReducing cache misses through cache line overlapping-
dc.typeArticle-
dc.identifier.wosid000238278300008-
dc.identifier.scopusid2-s2.0-33646698211-
dc.type.rimsART-
dc.citation.volume42-
dc.citation.issue10-
dc.citation.beginningpage569-
dc.citation.endingpage571-
dc.citation.publicationnameELECTRONICS LETTERS-
dc.identifier.doi10.1049/el:20064195-
dc.embargo.liftdate9999-12-31-
dc.embargo.terms9999-12-31-
dc.contributor.localauthorMaeng, SeungRyoul-
dc.contributor.nonIdAuthorKoo, S-
dc.contributor.nonIdAuthorKim, S-
dc.contributor.nonIdAuthorAzougagh, D-
dc.contributor.nonIdAuthorCho, Y-
dc.type.journalArticleArticle-
Appears in Collection
CS-Journal Papers(저널논문)
Files in This Item

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0