Implementation of a multi-rate speech digitizer多傳送速度의 音聲符호化器 開發

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 313
  • Download : 0
DC FieldValueLanguage
dc.contributor.advisorUn, Chong-Kwan-
dc.contributor.advisor은종관-
dc.contributor.authorLee, Byung-Suk-
dc.contributor.author이병석-
dc.date.accessioned2011-12-14T02:21:05Z-
dc.date.available2011-12-14T02:21:05Z-
dc.date.issued1982-
dc.identifier.urihttp://library.kaist.ac.kr/search/detail/view.do?bibCtrlNo=63399&flag=dissertation-
dc.identifier.urihttp://hdl.handle.net/10203/39594-
dc.description학위논문(석사) - 한국과학기술원 : 전기 및 전자공학과, 1982.2, [ viii, 161 p. ]-
dc.description.abstractIn this thesis implementation of a very compact and efficient multi-rate vocoder with variable transmission rates of 2.4, 4.8, 9.6 and 15 kbits/s is studied. The overall algorithm of the multi-rate vocoder has been made by slightly modifying the residual-excited linear prediction (RELP) vocoder with the transmission rate of 9.6 kbits/s. The residual encoder employed in the RELP vocoder uses hybrid companding delta modulation (HCDM). This HCDM is used also as a 15 kbits/s coder. If the residual is downsampled before encoding, we can realize a 4.8 kbit/s coder. If the residual encoder is not used, we can realize the system as 2.4 kbit/s coder by incorporating a pitch extractor. In the 4.8 kbits/s coder a pitch predictive loop is used to compensate for the degradation of speech quality due to the downsampling of residual. In a conventional RELP system spectral flattening is done to generate the excitation signal to the synthesizing filter. We have also tested the pitchimplanted residual excitation method to generate the hybrid excitation signal to the synthesizing filter. Hardware implementation has been carried out in three steps. First the multirate vocoder algorithm has been formulated and its parameters has been optimized by real simulation. Second, the algorithm has been tested using 16-bit fixed point arithmetic by integer simulation. Finally, the multi-rate algorithm has been implemented in hardware using bit-slice microprocessors.eng
dc.languageeng-
dc.publisher한국과학기술원-
dc.titleImplementation of a multi-rate speech digitizer-
dc.title.alternative多傳送速度의 音聲符호化器 開發-
dc.typeThesis(Master)-
dc.identifier.CNRN63399/325007-
dc.description.department한국과학기술원 : 전기 및 전자공학과, -
dc.identifier.uid000801192-
dc.contributor.localauthorUn, Chong-Kwan-
dc.contributor.localauthor은종관-
Appears in Collection
EE-Theses_Master(석사논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0