(A) datapath layout generator for microprocessors마이크로프로세서를 위한 데이타 패스 모듈 생성기의 구현

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 440
  • Download : 0
This thesis describes a datapath layout generator which makes a regularly structured datapath layout for microprocessors. The datapath layout generator takes a netlist and cell ordering information as input, and generates a layout for the datapath module. It works for three-layer-metal technology, and uses two metal layers for bus and inter-bitslice routing. To reduce the channel density, first it routes most of bus connections using the second metal layer, and then it performs the over-the-cell routing using the third metal layer for the remained buses. The channel routing algorithm is mainly based on the left-edge channel routing algorithm. But to reduce inter-bitslice routing channels, a new strategy is presented. After inter-bitslice routing tracks are assigned, it builds a constraint graph. Taking this graph into account, finally it performs bus routing. The proposed scheme is valuable in reducing the width of a datapath layout. This datapath layout generator is programmed in SKILL language provided by Cadence Design Systems, Inc.
Advisors
Kyung, Chong-Minresearcher경종민researcher
Description
한국과학기술원 : 전기및전자공학과,
Publisher
한국과학기술원
Issue Date
1998
Identifier
134849/325007 / 000963383
Language
eng
Description

학위논문(석사) - 한국과학기술원 : 전기및전자공학과, 1998.2, [ iii, 38 p. ]

Keywords

Layout; Datapath; SKILL language; 레이아웃; 데이타 패스; Swizzle

URI
http://hdl.handle.net/10203/37066
Link
http://library.kaist.ac.kr/search/detail/view.do?bibCtrlNo=134849&flag=dissertation
Appears in Collection
EE-Theses_Master(석사논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0