Write performance improvement for multi-chip based NAND flash storage system멀티칩 기반의 낸드 플래시 저장 시스템에서 쓰기 성능 향상 기법

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 489
  • Download : 0
NAND flash memory is in the limelight as a new storage medium due to the advantages such as low power consumption, fast random access time, and shock resistance. Multi-chip architecture that uses many flash chips is universal because of the limitation of capacity and performance. However, the previous researches are mainly about increasing cache hit ratio of buffer cache or performance improvement of buffer cache which uses a single flash chip. Thus, researches for multi-chip architecture are needed. We analyze the effect of read-modify-write operation, which occurs because the request unit of host system and the request unit of flash memory are different. We also propose a replacement algorithm giving consideration to multi-chip, called MCA. The MCA is an algorithm which alleviates the problem of read-modify-write operation by rescheduling the victim pages in buffer cache. Our simulation results show that MCA outperform other buffer cache schemes up to 20% as the chip idle time is minimized.
Advisors
Maeng, Seung-Ryoulresearcher맹승렬researcher
Description
한국과학기술원 : 전산학전공,
Publisher
한국과학기술원
Issue Date
2009
Identifier
308894/325007  / 020073248
Language
eng
Description

학위논문(석사) - 한국과학기술원 : 전산학전공, 2009.2, [ vii, 39 p. ]

Keywords

Multi-chip; NAND flash; Storage System; Performance Improvement; 멀티칩; 낸드 플래시; 저장 시스템; 성능 향상; Multi-chip; NAND flash; Storage System; Performance Improvement; 멀티칩; 낸드 플래시; 저장 시스템; 성능 향상

URI
http://hdl.handle.net/10203/34852
Link
http://library.kaist.ac.kr/search/detail/view.do?bibCtrlNo=308894&flag=dissertation
Appears in Collection
CS-Theses_Master(석사논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0