Low-power wireline equalizer for high-speed serial link고속 직렬 통신을 위한 저전력 이퀄라이저

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 330
  • Download : 0
a power-efficient equalization techniques is proposed for a high data-rate multi-standard wireline re-ceiver. First, a low-frequency-equalizing continuous time linear equalizer (LFE-CTLE) compensates for not only the short-term inter-symbol interference (ISI) from high-frequency channel loss but also the long-term ISI from the low-frequency channel loss without additional power consumption compared to the previous CTLE. LFE-CTLE can reduce the required number of taps and power consumption of the following decision feedback equalizer (DFE). A 2-tap speculative DFE adopts 4-phase clocking techniques to reduce the number of summation nodes and latches for low-power consumption. The proposed receiver is designed in 65-nm LP CMOS technology with 1.-2V supply voltage. It can achieve 28-Gb/s data rate with a 24-mW power efficien-cy.
Advisors
유회준researcherYoo, Hoi-Junresearcher
Description
한국과학기술원 :전기및전자공학부,
Publisher
한국과학기술원
Issue Date
2016
Identifier
325007
Language
eng
Description

학위논문(석사) - 한국과학기술원 : 전기및전자공학부, 2016.2,[v, 21 p. :]

Keywords

Continuous-time linear equalizer (CTLE)▼adecision feedback equalizer (DFE)▼aequalizer▼ainter-symbol interference (ISI)▼alow frequency equalizer (LFEQ)▼aunrolled DFE▼aspeculative DFE; 연속 시간 선형 이퀄라이저▼a결정 부궤환 이퀄라이저▼a이퀄라이저▼a저주파 보상 이퀄라이저▼aunrolled DFE▼aspeculative DFE▼aequalizer

URI
http://hdl.handle.net/10203/266862
Link
http://library.kaist.ac.kr/search/detail/view.do?bibCtrlNo=849902&flag=dissertation
Appears in Collection
EE-Theses_Master(석사논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0