Signal Integrity Design and Analysis of Silicon Interposer for GPU-Memory Channels in High-Bandwidth Memory Interface

Cited 34 time in webofscience Cited 0 time in scopus
  • Hit : 496
  • Download : 0
DC FieldValueLanguage
dc.contributor.authorCho, Kyungjunko
dc.contributor.authorKim, Youngwooko
dc.contributor.authorLee, Hyunsukko
dc.contributor.authorKim, Heegonko
dc.contributor.authorChoi, Suminko
dc.contributor.authorSong, Jinwookko
dc.contributor.authorKim, Subinko
dc.contributor.authorPark, Junyongko
dc.contributor.authorLee, Seongsooko
dc.contributor.authorKim, Jounghoko
dc.date.accessioned2018-12-20T08:06:09Z-
dc.date.available2018-12-20T08:06:09Z-
dc.date.created2018-12-14-
dc.date.created2018-12-14-
dc.date.created2018-12-14-
dc.date.created2018-12-14-
dc.date.issued2018-09-
dc.identifier.citationIEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, v.8, no.9, pp.1658 - 1671-
dc.identifier.issn2156-3950-
dc.identifier.urihttp://hdl.handle.net/10203/248763-
dc.description.abstractIn this paper, for the first time, we designed and analyzed channels between a graphic processing unit and memory in a silicon interposer for a 3-D stacked high bandwidth memory (HBM). We thoroughly analyzed and verified the electrical characteristics of the silicon interposer considering various design parameters, such as the channel width and space, redistribution layer via, and under bump metallurgy pads. In particular, we also considered the meshed ground planes used for the proposed transmission lines, which are microstrip and strip lines. Signal integrity (SI) of the proposed channels in the silicon interposer was successfully analyzed and verified using a full 3-D electromagnetic solver and circuit simulations. Based on the extracted lumped circuit resistance, inductance, conductance and capacitance parameters, we thoroughly analyzed the channel characteristics and identified the parameters that dominantly affect SI in relation to each frequency range. From the analyzed insertion loss and far end crosstalk, we verified SI of the silicon interposer by eye-diagram simulations in terms of eye-height voltage and timing jitter in the time domain. In the worst case, the eye-height voltage and timing jitter of the proposed microstrip lines are 0.911 V and 36.8 ps, respectively, with 72 mV of signal coupling. The eye-height voltage and timing jitter of the proposed strip line are 0.887 V and 42.1 ps with 34 mV of single couplings. We show that the proposed channels of the silicon interposer can successfully transfer data at a 2-Gb/s data rate. Finally, we propose concepts and solutions for the next-generation HBM interface with higher data rates up to 8 Gb/s. © 2011-2012 IEEE.-
dc.languageEnglish-
dc.publisherIEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC-
dc.titleSignal Integrity Design and Analysis of Silicon Interposer for GPU-Memory Channels in High-Bandwidth Memory Interface-
dc.typeArticle-
dc.identifier.wosid000443977900015-
dc.identifier.scopusid2-s2.0-85040077529-
dc.type.rimsART-
dc.citation.volume8-
dc.citation.issue9-
dc.citation.beginningpage1658-
dc.citation.endingpage1671-
dc.citation.publicationnameIEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY-
dc.identifier.doi10.1109/TCPMT.2017.2779838-
dc.contributor.localauthorKim, Joungho-
dc.contributor.nonIdAuthorKim, Heegon-
dc.description.isOpenAccessN-
dc.type.journalArticleArticle-
dc.subject.keywordAuthorEye diagram-
dc.subject.keywordAuthorfar end crosstalk (FEXT)-
dc.subject.keywordAuthorhigh bandwidth memory (HBM)-
dc.subject.keywordAuthorinsertion loss-
dc.subject.keywordAuthormeshed ground plane-
dc.subject.keywordAuthorsignal integrity (SI)-
dc.subject.keywordAuthorsilicon interposer-
dc.subject.keywordPlusBandwidth-
dc.subject.keywordPlusBusbars-
dc.subject.keywordPlusCapacitance-
dc.subject.keywordPlusCircuit simulation-
dc.subject.keywordPlusComputer graphics-
dc.subject.keywordPlusCrosstalk-
dc.subject.keywordPlusElectric resistance-
dc.subject.keywordPlusGraphics processing unit-
dc.subject.keywordPlusImage coding-
dc.subject.keywordPlusInsertion losses-
dc.subject.keywordPlusMicrostrip devices-
dc.subject.keywordPlusProgram processors-
dc.subject.keywordPlusSilicon-
dc.subject.keywordPlusStrip telecommunication lines-
dc.subject.keywordPlusSubstrates-
dc.subject.keywordPlusTiming jitter-
dc.subject.keywordPlusVoltage control-
dc.subject.keywordPlusEye diagrams-
dc.subject.keywordPlusFar end crosstalk-
dc.subject.keywordPlusGraphics-
dc.subject.keywordPlusHigh bandwidth memories (HBM)-
dc.subject.keywordPlusMeshed ground planes-
dc.subject.keywordPlusMicrostripes-
dc.subject.keywordPlusSignal Integrity-
dc.subject.keywordPlusSilicon interposers-
dc.subject.keywordPlusStrips-
dc.subject.keywordPlusThree dimensional integrated circuits-
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 34 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0