Engineering of vertically integrated nanowire in MOSFET and its application to versatile memory cells수직 집적 다층 나노선 기반의 고성능 트랜지스터 개발 및 메모리 소자 응용에 관한 연구

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 451
  • Download : 0
DC FieldValueLanguage
dc.contributor.advisorChoi, Yang-Kyu-
dc.contributor.advisor최양규-
dc.contributor.authorLee, Byung-Hyun-
dc.contributor.author이병현-
dc.date.accessioned2018-05-23T19:37:44Z-
dc.date.available2018-05-23T19:37:44Z-
dc.date.issued2017-
dc.identifier.urihttp://library.kaist.ac.kr/search/detail/view.do?bibCtrlNo=675835&flag=dissertationen_US
dc.identifier.urihttp://hdl.handle.net/10203/242037-
dc.description학위논문(박사) - 한국과학기술원 : 전기및전자공학부, 2017.2,[xi, 107 p. :]-
dc.description.abstractThe vertically integrated five silicon nanowire (SiNW)-based field effect transistor (FET) with gate-all-around (GAA) configuration for high performance logic circuit and versatile memory is for the first time demonstrated in this work. Suppressing severe short channel effects(SCEs) stemming from continuous miniaturization, the transistor still serves as the most fundamental and core player in almost all electronic devices so far, and thus it is becoming increasingly important to satisfy its high performance and high power efficiency. In this regard, suggested transistor, i.e., the vertically integrated five GAA SiNW-based FET shows a potential for optimum transistor, encompassing a high-performance, good scalability, and low power consumption. Furthermore, the vertically integrated multiple nanowire configuration itself is very attractive for versatile application beyond an end use for logic circuit or memory device in this work. The configuration was created by the one-route all-dry etching process (ORADEP) optimized in this study, which showed high reproducibility, stiction-free stabil-ity, simplicity, and low variability of the fabrication process compared to previous result. The fabricated FET exhibited a high performance suitable for power-efficient logic circuit. Also, high sensing current for stable memory window and robust reli-ability was achieved from the FET, showing high practicality and suitability aimed at 3-dimensional (3-D) multifunctional memory with non-volatility and high-speed. Thus, this work suggests a blueprint for ultimate scaling of the transistor toward the roadmap end in view of performance and scalability, and more practically would serve as a core player in an innovative information and communication technology (ICT) product that can lead a “smart life” to be prevalent at upcoming future. In the first part, history of transistor to overcome SCEs and to meet high-performance is introduced, which naturally leads to the research motivation, accompanying with the drawbacks of previous works. In the second part, entire fabrication process including the ORADEP is introduced. In the third part, the superiority of the fabricated FET is proved via various application such as logic transistor, versatile memory device, and the FET with junctionless mode (JL) beyond inversion mode (IM).-
dc.languageeng-
dc.publisher한국과학기술원-
dc.subjectvertically integrated nanowire-
dc.subjectgate-all-around structure-
dc.subjectlogic transistor-
dc.subjectnonvolatile flash memory-
dc.subjectcapacitorless-DRAM-
dc.subjectunified memory-
dc.subjectone-route all-dry etching process-
dc.subjectjunctionless-transistor-
dc.subject수직 집적 나노선-
dc.subject전면-게이트 구조-
dc.subject논리 트랜지스터-
dc.subject비휘발성 메모리-
dc.subject커패시터가 없는 디램-
dc.subject융합 메모리-
dc.subject일괄 건식 식각 공정-
dc.subject접합이 없는 트랜지스터-
dc.titleEngineering of vertically integrated nanowire in MOSFET and its application to versatile memory cells-
dc.title.alternative수직 집적 다층 나노선 기반의 고성능 트랜지스터 개발 및 메모리 소자 응용에 관한 연구-
dc.typeThesis(Ph.D)-
dc.identifier.CNRN325007-
dc.description.department한국과학기술원 :전기및전자공학부,-
Appears in Collection
EE-Theses_Ph.D.(박사논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0