Chip-level Wireless Power Transfer Scheme Design for Next Generation Wireless Interconnected Three-Dimensional Integrated Circuits

Cited 1 time in webofscience Cited 0 time in scopus
  • Hit : 191
  • Download : 0
In this paper, we propose chip-level wireless power transfer (WPT) scheme for the next generation high density wireless three-dimensional (3-D) semiconductor packaging technology. We designed a transmitter coil on an active silicon interposer embedded in a PCB-package and a receiver coil on a processor die. The proposed WPT scheme used magnetic-field resonance coupling for high power transfer efficiency. We fabricated a full-bridge rectifier and a low-dropout regulator (LDO) to make a stable DC power for a voltage-controlled oscillator (VCO) on the processor die using SK/Hynix 0.18 mu m CMOS process. A VCO is key circuit block consisting of a PLL for clock generation to synchronize data transfer between a processor and a memory controller. The designed VCO successfully generated 1.6 GHz signal using the power from the proposed chiplevel WPT scheme.
Publisher
IEEE Wireless Power Transfer Conference 2017
Issue Date
2017-05-10
Language
English
Citation

IEEE Wireless Power Transfer Conference (WPTC)

ISSN
2474-0225
DOI
10.1109/WPT.2017.7953875
URI
http://hdl.handle.net/10203/227716
Appears in Collection
EE-Conference Papers(학술회의논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 1 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0