TID and SEE hardened n-MOSFET layout on a bulk silicon substrate which combines a DGA n-MOSFET and a guard drain

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 240
  • Download : 0
A new n-MOSFET layout on a bulk silicon substrate proposed for TID and SEE radiation tolerance combing a DGA n-MOSFET and a guard drain. The proposed n-MOSFET layout consists of a p+ and a p-active layer on the source-to-drain sidewall to prevent the development of a leakage path between the source and the drain, a dummy gate on the side drain/source to avoid the development of a leakage path between two MOSFETs, and a guard drain on the side dummy gate to reduce the SEE effect. The proposed n-MOSFET layout was found to eliminate all radiation-induced leakage current paths and to reduce SEE pulse to 35.36% in comparison with the conventional n-MOSFET. The simulation results demonstrated that the proposed n-MOSFET structure on the bulk silicon substrate performs well even when the fixed charge density increases and energetic protons are injected. These results confirm that the proposed n-MOSFET on the bulk silicon substrate is radiation-tolerant.
Publisher
Institute of Electrical and Electronics Engineers Inc.
Issue Date
2015-11-02
Language
English
Citation

2015 IEEE Nuclear Science Symposium and Medical Imaging Conference, NSS/MIC 2015

DOI
10.1109/NSSMIC.2015.7581808
URI
http://hdl.handle.net/10203/218935
Appears in Collection
EE-Conference Papers(학술회의논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0