A Digitally Assisted, Signal Folding Neural Recording Amplifier

Cited 30 time in webofscience Cited 31 time in scopus
  • Hit : 213
  • Download : 0
A novel signal folding and reconstruction scheme for neural recording applications that exploits the 1/f(n) characteristics of neural signals is described in this paper. The amplified output is 'folded' into a predefined range of voltages by using comparison and reset circuits along with the core amplifier. After this output signal is digitized and transmitted, a reconstruction algorithm can be applied in the digital domain to recover the amplified signal from the folded waveform. This scheme enables the use of an analog-to-digital convertor with less number of bits for the same effective dynamic range. It also reduces the transmission data rate of the recording chip. Both of these features allow power and area savings at the system level. Other advantages of the proposed topology are increased reliability due to the removal of pseudo-resistors, lower harmonic distortion and low-voltage operation. An analysis of the reconstruction error introduced by this scheme is presented along with a behavioral model to provide a quick estimate of the post reconstruction dynamic range. Measurement results from two different core amplifier designs in 65 nm and 180 nm CMOS processes are presented to prove the generality of the proposed scheme in the neural recording applications. Operating from a 1 V power supply, the amplifier in 180 nm CMOS has a gain of 54.2 dB, bandwidth of 5.7 kHz, input referred noise of 3.8 mu V-rms and power dissipation of 2.52 mu W leading to a NEF of 3.1 in spike band. It exhibits a dynamic range of 66 dB and maximum SNDR of 43 dB in LFP band. It also reduces system level power #by reducing the number of bits in the ADC by 2# as well as data rate to 80% of a conventional design. In vivo measurements validate the ability of this amplifier to simultaneously record spike and LFP signals.
Publisher
IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
Issue Date
2014-08
Language
English
Article Type
Article
Keywords

BRAIN-MACHINE INTERFACES; NOISE EFFICIENCY FACTOR; LOW-POWER; MICROELECTRODE ARRAY; PREFRONTAL CORTEX; PYRAMIDAL NEURONS; CORTICAL-NEURONS; CIRCUITS; DECADES; ADC

Citation

IEEE TRANSACTIONS ON BIOMEDICAL CIRCUITS AND SYSTEMS, v.8, no.4, pp.528 - 542

ISSN
1932-4545
DOI
10.1109/TBCAS.2013.2288680
URI
http://hdl.handle.net/10203/208517
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 30 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0