Accelerating Memory Access with Address Phase Skipping in LPDDR2-NVM

Cited 2 time in webofscience Cited 3 time in scopus
  • Hit : 494
  • Download : 0
Low power double data rate 2 non-volatile memory (LPDDR2-NVM) has been deemed the standard interface to connect non-volatile memory devices such as phase-change memory (PCM) directly to the main memory bus. However, most of the previous literature does not consider or overlook this standard interface. In this paper, we propose address phase skipping by reforming the way of interfacing with LPDDR2-NVM. To verify effectiveness and functionality, we also develop a system-level prototype that includes our customized LPDDR2-NVM controller and commercial PCM devices. Extensive simulations and measurements demonstrate up to a 3.6% memory access time reduction for commercial PCM devices and a 31.7% reduction with optimistic parameters of the PCM research prototypes in industries.
Publisher
IEEK PUBLICATION CENTER
Issue Date
2014-12
Language
English
Article Type
Article
Citation

Journal of Semiconductor Technology and Science, v.14, no.6, pp.741 - 749

ISSN
1598-1657
DOI
10.5573/JSTS.2014.14.6.741
URI
http://hdl.handle.net/10203/198591
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 2 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0