Loop-based inductance extraction and modeling for multiconductor on-chip interconnects

Cited 10 time in webofscience Cited 0 time in scopus
  • Hit : 887
  • Download : 1524
An efficient extraction and modeling methodology for self and mutual inductances within multiconductors for on-chip interconnects is investigated. The method is based on physical layout considerations and current distribution on multiple return paths, leading to loop inductance and resistance. It provides a lumped circuit model suitable for timing analysis in any circuit simulator, which can represent frequency-dependent characteristics. This novel modeling methodology accurately provides the mutual inductance and resistance as well as self terms within a wide frequency range without using any fitting algorithm. Measurement results for single and coupled wires within a multiconductor system, fabricated using 0.13 and 0.18 mu m CMOS technologies, confirm the validity of the proposed method. Our methodology can be applicable to high-speed global interconnects for post-layout as well as prelayout extraction and modeling.
Publisher
IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
Issue Date
2006-01
Language
English
Article Type
Article
Keywords

CROSSTALK; EXPRESSIONS; DESIGN

Citation

IEEE TRANSACTIONS ON ELECTRON DEVICES, v.53, pp.135 - 145

ISSN
0018-9383
DOI
10.1109/TED.2005.860655
URI
http://hdl.handle.net/10203/13282
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
000234306700021.pdf(1.01 MB)Download
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 10 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0