Fully Depleted Polysilicon TFTs for Capacitorless 1T-DRAM

Cited 16 time in webofscience Cited 13 time in scopus
  • Hit : 369
  • Download : 453
A capacitorless 1T-DRAM is fabricated on a fully depleted poly-Si thin-film transistor (TFT) template. A heavily doped back gate with a thin back-gate dielectric is employed to facilitate the formation of a deep potential well that retains excess holes. An asymmetric double gate (n(+) front gate and p(+) back gate) shows a wider sensing current window than a symmetric double gate (n(+) front gate and n(+) back gate). This is attributed to the inherent Hatband voltage between the p(+) back gate and the channel inducing. a deeper potential well, which a flows capacitorless 1T-DRAM operation at a low back-gate voltage. The TFT capacitorless 1T-DRAM can be applied for future stackable memory for the ultrahigh density era.
Publisher
IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
Issue Date
2009-07
Language
English
Article Type
Article
Citation

IEEE ELECTRON DEVICE LETTERS, v.30, no.7, pp.742 - 744

ISSN
0741-3106
DOI
10.1109/LED.2009.2022343
URI
http://hdl.handle.net/10203/12361
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 16 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0